## FAMU - FSU College of Engineering

Department of Electrical and Computer Engineering Spring 2021 Semester

# EEL 4905L - FPLDs Lab Report

Section No: 3

Lab Instructor: Rajesh Thomas

Lab No: Project

Lab Title: FIR Filters

Name: Marc Abad

Date Performed: 4/7/21

Date Delivered: 4/9/21

Marc Abad Page 1 of 13

## Contents

| 1   | Introduction                | 3  |
|-----|-----------------------------|----|
| 2   | Requirements                | 3  |
| 3   | Theoretical Design          | 3  |
| 3.1 | Design Narrative            | 3  |
| 3.2 | Top-level design            | 4  |
| 4   | Simulation Results          |    |
| 5   | Optimization Results        | 7  |
| 6   | Discussion                  | 7  |
| 7   | Summary and Lessons Learned | 8  |
| 8   | Appendix 1                  | 8  |
| 9   | Appendix 2                  | 9  |
| 10  | Appendix 3                  | 10 |
| 11  | Appendix 4                  | 11 |
| 12  | Appendix 5                  | 12 |

## 1 Introduction

The purpose of this lab is to introduce students to direct and transpose forms of Finite Impulse Response (FIR) Digital Filters. Main objectives of this lab are to develop a direct form FIR filter, a transpose FIR filter, a transpose FIR filter with pipelining, and to compare balance, performance, power, and area optimizations.

## 2 Requirements

#### Inputs:

| Name | Description                             |
|------|-----------------------------------------|
| rst  | Input clock that drives the simulation. |
| clk  | Reset input to reset internal signals   |
| х    | Discrete input at current time          |

#### Local:

| Name      | Description                                  |
|-----------|----------------------------------------------|
| Shift_reg | Signal of shifted input x                    |
| prod      | Signal of products of coefficients and input |
| sum       | Signal of sums of products                   |

#### Outputs:

| Name | Description                     |
|------|---------------------------------|
| у    | Discrete output at current time |

## 3 Theoretical Design

## 3.1 Design Narrative

This design is a finite impulse response digital filter. It is designed to implement the following equation.

$$y(n) = \sum_{k=0}^{N-1} h(n)x(n-k)$$

This lab uses both the direct form and transpose form of the FIR filter. Both forms are created by continually adding products. The following figures represent the networks

Marc Abad Page 3 of 13



Figure 1. Direct Form Realization of an FIR System



Figure 2. Transposition of the network of Figure 1

### 3.2 Top-level design



rst – Input signal that will reset all internal signals to 0 and restart the main filter process (shift\_reg, prod, sum).

clk - Input signal with period of 20 ns that will either assign shift\_reg or sum on rising edge.

x — Input std\_logic\_vector that is multiplied by filter coefficients in the multipliers.

shift\_reg – Signed array equal to the shifted signed value of x prod – Signed array equal to either the product of coefficients and shift\_reg for direct form, or coefficients and x for transpose form.

sum – Signed array that adds the current and previous products.

y - Output std\_logic\_vector equal to the final sum value (NUM\_COEF-1 for direct, 1 for transpose).

Marc Abad Page 4 of 13

### 4 Simulation Results

Appendix 1 Simulation Results



#### Appendix 3 Simulation Results



#### Appendix 4 Simulation Results



Marc Abad Page 5 of 13

Appendix 5 Simulation Results (Low-pass, equiripple FIR filters)



Marc Abad Page 6 of 13

## 5 Optimization Results

#### Direct Form FIR Filter

| Optimization | Logic<br>Utilization<br>(ALM) | Multipliers | Fmax (MHz) | Power (mW) |
|--------------|-------------------------------|-------------|------------|------------|
| Balanced     | 47                            | 119         | 494.56     | 354.39     |
| Performance  | 47                            | 119         | 574.05     | 354.39     |
| Power        | 47                            | 119         | 572.41     | 354.39     |
| Area         | 47                            | 119         | 557.41     | 354.39     |

Transpose Form FIR Filter

| Optimization | Logic<br>Utilization<br>(ALM) | Multipliers | Fmax (MHz) | Power (mW) |
|--------------|-------------------------------|-------------|------------|------------|
| Balanced     | 56                            | 119         | 334        | 354.33     |
| Performance  | 56                            | 119         | 335.8      | 354.33     |
| Power        | 56                            | 119         | 346.5      | 354.33     |
| Area         | 57                            | 119         | 344        | 354.33     |

Transpose Form Pipelined FIR Filter

| Optimization | Logic<br>Utilization<br>(ALM) | Multipliers | Fmax (MHz) | Power (mW) |
|--------------|-------------------------------|-------------|------------|------------|
| Balanced     | 56                            | 119         | 304.32     | 354.39     |
| Performance  | 56                            | 119         | 289.94     | 354.39     |
| Power        | 56                            | 119         | 308.07     | 354.39     |
| Area         | 56                            | 119         | 344.35     | 354.39     |

## 6 Discussion

- 1) A direct form FIR filter was implemented in Appendix 1 and verified via simulation.
- 2) A transpose form FIR filter without pipelining was implemented in Appendix 3. This was done by converting the affected ranges from (0 TO NUM\_COEF-1) to (NUMCOEF DOWNTO 1). This was done in order to follow the transposition figure provided in the Lab Manual (displayed above in 3.1 Design Narrative). An additional change not already implemented would be calculating sum (0 TO NUM\_COEF-2) and manually calculating the y output to be sum(2) + prod(1). This would eliminate an extra resistor in the RTL Viewer. This design was verified via simulation.

Marc Abad Page 7 of 13

3) A transpose form FIR filter with pipelining was implemented in Appendix 4. This was done by moving the multiplier and y output statements to the positive edge of the process. This design was verified via simulation. This design also changed the RTL view below and lowered the Fmax overall.



4) The direct form optimizations all utilized 47 ALMs. The transpose form filters all utilized 56 ALMs, except for Area using 1 more at times. All of the filter optimizations utilized 119 multipliers. Balanced optimization had the lowest Fmax, except for the pipelined filter. Performance optimization had the highest Fmax with the direct form filter. Power optimization had the highest Fmax with the transpose form unpipelined filter. Area optimization had the highest Fmax with the transpose form pipelined filter. Estimated power consumption was mostly constant with less used in the transpose form unpipelined filter.

## 7 Summary and Lessons Learned

In conclusion, the direct form FIR filter, the transpose form FIR filter, and the transpose form pipeline FIR filter were successfully created, tested, and verified through simulation.

One lesson I learned was to create my DO file first and simulate my code while making changes so I can find mistakes faster.

## 8 Appendix 1

VHDL Code for Direct Form FIR Digital Filter (provided from lab manual)

Marc Abad Page 8 of 13

```
LIBRARY ieee;
    USE ieee.std_logic_1164.ALL;
    USE ieee.numeric_std.ALL;
    ENTITY fir_direct IS
    GENERIC (
        NUM COEF : NATURAL := 11;
        BITS_COEF : NATURAL := 4;
10
        BITS_IN : NATURAL := 4;
        BITS_OUT : NATURAL := 10);
    PORT (
12
        clk, rst : IN STD_LOGIC;
14
        x : IN STD_LOGIC_VECTOR(BITS_IN-1 DOWNTO 0);
        y : OUT STD_LOGIC_VECTOR(BITS_OUT-1 DOWNTO 0));
    END ENTITY;
17
18
    ARCHITECTURE fpga OF fir_direct IS
        TYPE int_array IS ARRAY (0 TO NUM_COEF-1) OF INTEGER RANGE
19
             -2**(BITS_COEF-1) TO 2**(BITS_COEF-1)-1;
20
        CONSTANT coef : int_array := (-8,-5,-5,-1,1,2,2,3,5,7,7);
21
        TYPE signed_array IS ARRAY (NATURAL RANGE <>) OF SIGNED;
22
        SIGNAL shift_reg : signed_array(0 TO NUM_COEF-1)(BITS_COEF-1 DOWNTO 0);
        SIGNAL prod: signed_array(0 TO NUM_COEF-1)(BITS_IN+BITS_COEF-1 DOWNTO 0);
24
        SIGNAL sum: signed_array(0 TO NUM_COEF-1)(BITS_OUT-1 DOWNTO 0);
    BEGIN
        PROCESS(clk,rst)
        BEGIN
28
        IF rst = '0' THEN
29
        shift reg <= (OTHERS => (OTHERS => '0'));
        ELSIF rising_edge(clk) THEN
31
32
        shift_reg <= SIGNED(x) & shift_reg(0 TO NUM_COEF-2);</pre>
        END IF;
        END PROCESS;
        mult: FOR i IN 0 TO NUM_COEF-1 GENERATE
36
37
        prod(i) <= TO_SIGNED(coef(i),BITS_COEF) * shift_reg(i);</pre>
        END GENERATE;
38
39
        sum(0) <= resize(prod(0),BITS_OUT);</pre>
40
        adder: FOR i IN 1 TO NUM_COEF-1 GENERATE
41
42
        sum(i) \le sum(i-1) + prod(i);
        END GENERATE;
44
        y <= STD LOGIC VECTOR(sum(NUM COEF-1));
    END ARCHITECTURE;
```

DO Code for ModelSim simulation

Marc Abad Page 9 of 13

```
######### Compile design
    vlib work
2
    #vcom -93 lab8d.vhd
    vcom -2008 fir_direct.vhd
    vsim work.fir direct(fpga)
    ######### Add I/O signals to wave window
    radix decimal
    add wave -divider "Marc Abad"
    add wave -divider "4/7/21"
10
    add wave -divider "Project: FIR Filters"
11
12
    add wave -divider "Inputs:"
    add wave rst clk x
13
    add wave -divider "Internal:"
14
15
    #add wave shift_reg
    add wave sum prod
16
    add wave -divider "Outputs:"
17
18
    add wave y
19
    ######## Add stimuli data
20
    force rst 0 Ons, 1 10ns
21
    force clk 1 Ons, 0 10ns -r 20ns
22
    force x 0000 0ns, 0001 10ns, 0000 30ns
23
24
25
    ######### Run the simulation
    #run 300 ns
    #runtime for Filter 3:
27
    run 500 ns
28
    wave zoomfull
    configure wave -gridperiod 100ns
    configure wave -timelineunits ns
```

VHDL Code for Transpose Form FIR Digital Filter

Marc Abad Page 10 of 13

```
LIBRARY ieee;
    USE ieee.std logic 1164.ALL;
    USE ieee.numeric std.ALL;
    ENTITY fir direct IS
    GENERIC (
       NUM COEF : NATURAL := 11;
      BITS COEF : NATURAL := 4;
10
      BITS_IN : NATURAL := 4;
      BITS OUT : NATURAL := 10);
    PORT (
       clk, rst : IN STD_LOGIC;
        x : IN STD LOGIC VECTOR(BITS IN-1 DOWNTO 0);
15
        y : OUT STD_LOGIC_VECTOR(BITS_OUT-1 DOWNTO 0));
16
    END ENTITY;
18
    ARCHITECTURE fpga OF fir direct IS
19
        TYPE int array IS ARRAY (0 TO NUM COEF-1) OF INTEGER RANGE
20
            -2**(BITS_COEF-1) TO 2**(BITS_COEF-1)-1;
21
      CONSTANT coef : int array := (-8,-5,-5,-1,1,2,2,3,5,7,7);
22
        TYPE signed array IS ARRAY (natural range <>) OF SIGNED;
        SIGNAL prod : signed array(NUM COEF DOWNTO 1)(BITS IN+BITS COEF-1 DOWNTO 0);
        SIGNAL sum : signed_array(NUM_COEF DOWNTO 1)(BITS_OUT-1 DOWNTO 0);
25
       PROCESS(clk,rst)
26
      BEGIN
28
      IF rst = '0' THEN
           sum <= (OTHERS => (OTHERS => '0'));
30
      ELSIF rising edge(clk) THEN
           sum(NUM COEF) <= resize(prod(NUM COEF),BITS OUT);</pre>
31
            adder: FOR i IN NUM COEF-1 DOWNTO 1 LOOP
32
33
                sum(i) \le sum(i+1) + prod(i);
34
            END LOOP;
35
            --insert mult, y here for pipeline
36
      END IF;
38
        END PROCESS;
39
        mult: FOR i IN NUM COEF DOWNTO 1 GENERATE
40
        prod(i) <= TO SIGNED(coef(i-1),BITS COEF) * SIGNED(x);</pre>
41
42
        END GENERATE;
43
        y <= STD_LOGIC_VECTOR(sum(1));</pre>
    END ARCHITECTURE;
```

VHDL Code for Transpose Form FIR Digital Filter (Pipelined Ver.)

Marc Abad Page 11 of 13

```
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
    USE ieee.numeric_std.ALL;
    ENTITY fir direct IS
    GENERIC (
         NUM_COEF : NATURAL := 11;
         BITS_COEF : NATURAL := 4;
         BITS_IN : NATURAL := 4;
10
         BITS_OUT : NATURAL := 10);
11
         clk, rst : IN STD_LOGIC;
         x : IN STD_LOGIC_VECTOR(BITS_IN-1 DOWNTO 0);
         y : OUT STD_LOGIC_VECTOR(BITS_OUT-1 DOWNTO 0));
14
    END ENTITY;
     ARCHITECTURE fpga OF fir_direct IS
         TYPE int_array IS ARRAY (0 TO NUM_COEF-1) OF INTEGER RANGE
             -2**(BITS_COEF-1) TO 2**(BITS_COEF-1)-1;
19
         CONSTANT coef : int array := (-8,-5,-5,-1,1,2,2,3,5,7,7);
         TYPE signed_array IS ARRAY (natural range <>) OF SIGNED;
         SIGNAL prod : signed_array(NUM_COEF DOWNTO 1)(BITS_IN+BITS_COEF-1 DOWNTO 0);
         SIGNAL sum : signed_array(NUM_COEF DOWNTO 1)(BITS_OUT-1 DOWNTO 0);
24
         PROCESS(clk,rst)
         BEGIN
         IF rst = '0' THEN
             sum <= (OTHERS => (OTHERS => '0'));
             prod <= (OTHERS => (OTHERS => '0'));
             y <= (OTHERS => '0');
30
         ELSIF rising_edge(clk) THEN
             sum(NUM_COEF) <= resize(prod(NUM_COEF),BITS_OUT);
adder: FOR i IN NUM_COEF-1 DOWNTO 2 LOOP --changed loop range to eliminate unnecessary resistor</pre>
32
34
             sum(i) \le sum(i+1) + prod(i);
             END LOOP;
             --insert mult, y here for pipeline mult: FOR i IN NUM_COEF DOWNTO 1 LOOP
             prod(i) <= TO_SIGNED(coef(i-1),BITS_COEF) * SIGNED(x);</pre>
             END LOOP;
             --calculate output manually
40
             y <= STD_LOGIC_VECTOR(sum(2) + prod(1));
42
         END IF;
         END PROCESS;
    END ARCHITECTURE;
```

VHDL Code for Transposed Form FIR Digital Filter (Pipelined Ver.)

- Used for Step 6 Low Pass Filter Implementation

Marc Abad Page 12 of 13

```
LIBRARY ieee;
    USE ieee.std logic 1164.ALL;
    USE ieee.numeric_std.ALL;
    ENTITY fir_direct IS
    GENERIC (
         NUM_COEF : NATURAL := 21;
         BITS_COEF : NATURAL := 10;
         BITS IN : NATURAL := 4;
10
        BITS_OUT : NATURAL := 16);
    PORT (
         clk, rst : IN STD_LOGIC;
         x : IN STD_LOGIC_VECTOR(BITS_IN-1 DOWNTO 0);
         y : OUT STD_LOGIC_VECTOR(BITS_OUT-1 DOWNTO 0));
    END ENTITY;
16
     ARCHITECTURE fpga OF fir_direct IS
         TYPE int_array IS ARRAY (0 TO NUM_COEF-1) OF INTEGER RANGE
19
              -2**(BITS_COEF-1) TO 2**(BITS_COEF-1)-1;
         CONSTANT coef: int_array := (-10,-18,-6,28,44,2,-64,-52,100,311,410,311,100,-52,-64,2,44,28,-6,-18,-10);
20
         TYPE signed_array IS ARRAY (natural range <>) OF SIGNED;
SIGNAL prod : signed_array(NUM_COEF DOWNTO 1)(BITS_IN+BITS_COEF-1 DOWNTO 0);
21
         SIGNAL sum : signed_array(NUM_COEF DOWNTO 1)(BITS_OUT-1 DOWNTO 0);
         PROCESS(clk,rst)
         BEGIN
         IF rst = '0' THEN
             sum <= (OTHERS => (OTHERS => '0'));
28
29
             prod <= (OTHERS => (OTHERS => '0'));
         y <= (OTHERS => '0');
ELSIF rising_edge(clk) THEN
30
             sum(NUM_COEF) <= resize(prod(NUM_COEF),BITS_OUT);
adder: FOR i IN NUM_COEF-1 DOWNTO 2 LOOP</pre>
33
             sum(i) \le sum(i+1) + prod(i);
             END LOOP;
             mult: FOR i IN NUM_COEF DOWNTO 1 LOOP
36
             prod(i) <= TO_SIGNED(coef(i-1),BITS_COEF) * SIGNED(x);</pre>
             END LOOP;
38
             y <= STD_LOGIC_VECTOR(sum(2) + prod(1));
         END IF;
40
         END PROCESS;
41
    END ARCHITECTURE;
```

#### END OF DOCUMENT

Marc Abad Page 13 of 13